gf180mcu_fd_sc_mcu7t5v0__dlyc_2¶
gf180mcu_fd_sc_mcu7t5v0__dlyc_2 symbol

gf180mcu_fd_sc_mcu7t5v0__dlyc_2 schematic
gf180mcu_fd_sc_mcu7t5v0__dlyc_2 layout

DLYC_X2 is a 8 buffer delay cell, 2X drive strength
Attributes
Attribute |
Value |
area |
59.270400 µm2 |
OUTPUT FUNCTIONS
Output Pin |
Function |
Z |
I |
TRUTH TABLE FOR Z
I |
Z |
1 |
1 |
0 |
0 |
FUNCTIONAL SCHEMATIC

PIN CAPACITANCE (pf)
Pin |
Type |
Capacitance (pf) |
I |
input |
0.0027 |
DELAY AND OUTPUT TRANSITION TIME corresponding to min slew and load
Input Pin |
Output |
When Condition |
Tin (ns) |
Out Load (pf) |
Delay (ns) |
Tout (ns) |
I(LH) |
Z(LH) |
default |
0.0100 |
0.0010 |
1.5797 |
0.0539 |
I(HL) |
Z(HL) |
default |
0.0100 |
0.0010 |
1.7454 |
0.0975 |
DYNAMIC ENERGY
Input Pin |
When Condition |
Tin (ns) |
Output |
Out Load (pf) |
Energy (uW/MHz) |
I |
default |
0.0100 |
Z(LH) |
0.0010 |
0.6596 |
I |
default |
0.0100 |
Z(HL) |
0.0010 |
0.9818 |
LEAKAGE POWER
When Condition |
Power (nW) |
!I |
0.2337 |
I |
0.2300 |