gf180mcu_fd_sc_mcu7t5v0__dlyb_1

gf180mcu_fd_sc_mcu7t5v0__dlyb_1 symbol

gf180mcu_fd_sc_mcu7t5v0__dlyb_1 symbol

gf180mcu_fd_sc_mcu7t5v0__dlyb_1 schematic

gf180mcu_fd_sc_mcu7t5v0__dlyb_1 schematic

gf180mcu_fd_sc_mcu7t5v0__dlyb_1 layout

gf180mcu_fd_sc_mcu7t5v0__dlyb_1 layout

DLYB_X1 is a 4 buffer delay cell, 1X drive strength


Attributes

Attribute

Value

area

35.123200 µm2


OUTPUT FUNCTIONS

Output Pin

Function

Z

I


TRUTH TABLE FOR Z

I

Z

1

1

0

0


FUNCTIONAL SCHEMATIC
../../../../../_images/gf180mcu_fd_sc_mcu7t5v0__dlyb_1.png
PIN CAPACITANCE (pf)

Pin

Type

Capacitance (pf)

I

input

0.0027


DELAY AND OUTPUT TRANSITION TIME corresponding to min slew and load

Input Pin

Output

When Condition

Tin (ns)

Out Load (pf)

Delay (ns)

Tout (ns)

I(LH)

Z(LH)

default

0.0100

0.0010

0.8170

0.0548

I(HL)

Z(HL)

default

0.0100

0.0010

0.8954

0.0789


DYNAMIC ENERGY

Input Pin

When Condition

Tin (ns)

Output

Out Load (pf)

Energy (uW/MHz)

I

default

0.0100

Z(LH)

0.0010

0.3178

I

default

0.0100

Z(HL)

0.0010

0.4300


LEAKAGE POWER

When Condition

Power (nW)

!I

0.1556

I

0.1530